Thermal Stress in Silicon Chips Encapsulated in IC PLastic Packages under Temperature Cycling

Hideo Miura, Makoto Kitano, Asao Nishimura, Sueo Kawai, Kunihiko Nishi

研究成果: Article査読

抄録

The thermal stress in silicon chips encapsulated in IC plastic packages under temperature cycling was discussed. Stress-sensing chips utilizing the piezoresistive effect were used for the stress measurement. It was found that the chip stress increased gradually with increase of the number of temperature cycles between -55 °C and 150 °C. The reason for this increase of the chip stress was explained by considering viscoelastic phenomena of the resin material used for the encapsulation of packages. When the holding time at 150 °C was shorter than the stress relaxation time of the resin at that temperature, this stress increase was observed. It was found analytically that this stress increase could be more than 10% when the holding time was much shorter than the stress relaxation time of the resin.

本文言語English
ページ(範囲)2415-2421
ページ数7
ジャーナルTransactions of the Japan Society of Mechanical Engineers Series A
57
542
DOI
出版ステータスPublished - 1991
外部発表はい

ASJC Scopus subject areas

  • 材料科学(全般)
  • 材料力学
  • 機械工学

フィンガープリント

「Thermal Stress in Silicon Chips Encapsulated in IC PLastic Packages under Temperature Cycling」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル