Loss analysis and optimum design of a highly efficient and compact CMOS DC-DC converter with novel transistor layout using 60nm multipillar-type vertical body channel MOSFET

Kazuki Itoh, Tetsuo Endoh

研究成果: Article査読

抄録

In this paper, we present a novel transistor layout of multi pillar-type vertical body-channel (BC) MOSFET for cascode power switches for improving the efficiency and compactness of CMOS DC-DC converters. The proposed layout features a stacked and multifingered layout to suppress the loss due to parasitic components such as diffusion resistance and contact resistance. In addition, the loss of each MOSFET, which configures cascode power switches, is analyzed, and it is revealed that the total optimum gate width and loss with the high-side (HS) n-type MOSFET topology are 27 and 16% smaller than those with the HS p-type MOSFET topology, respectively. Moreover, a circuit simulation of 2.0 to 0.8 V, 100 MHz CMOS DC-DC converters with the proposed layout is carried out by using experimentally extracted models of BSIM4 60nm vertical BC MOSFETs. The peak efficiency of the HS n-type MOSFET converter with the proposed layout is 90.1%, which is 6.0% higher than that with the conventional layout.

本文言語English
論文番号04FR12
ジャーナルJapanese journal of applied physics
57
4
DOI
出版ステータスPublished - 2018 4

ASJC Scopus subject areas

  • 工学(全般)
  • 物理学および天文学(全般)

フィンガープリント

「Loss analysis and optimum design of a highly efficient and compact CMOS DC-DC converter with novel transistor layout using 60nm multipillar-type vertical body channel MOSFET」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル