An analysis of program and erase mechanisms for Floating Channel type Surrounding Gate Transistor Flash memory cells

Masakazu Hioki, Hiroshi Sakuraba, Ttetsuo Endoh, Fujio Masuoka

Research output: Contribution to journalArticlepeer-review

5 Citations (Scopus)

Abstract

This paper analyzes program and erase mechanisms for Floating Channel type Surrounding Gate Transistor (FC-SGT) Flash memory cells for the first time. In FC-SGT Flash memory cell, control gate, floating gate, drain and source is arranged vertically on the substrate. The body region is isolated from the substrate by the bottom source region. The cell is programmed by applying a high positive voltage to the control gate electrode with drain and source electrodes grounded. Erasing is performed by applying a high positive voltage to the drain and source electrodes with the control gate electrode grounded. The physical models for program and erase operations in FC-SGT Flash memory cell are developed. Program and erase operations based on the developed physical models are simulated by utilizing a device simulator. Program and erase characteristics obtained from the device simulation agree well with the results of analytical models. The FC-SGT Flash memory cell can realize program and erase operation with a floating body structure.

Original languageEnglish
Pages (from-to)1628-1635
Number of pages8
JournalIEICE Transactions on Electronics
VolumeE87-C
Issue number9
Publication statusPublished - 2004 Sep

Keywords

  • Flash memory
  • Floating body
  • Program and erase operation
  • Surrounding Gate Transistor (SGT)

ASJC Scopus subject areas

  • Electronic, Optical and Magnetic Materials
  • Electrical and Electronic Engineering

Fingerprint Dive into the research topics of 'An analysis of program and erase mechanisms for Floating Channel type Surrounding Gate Transistor Flash memory cells'. Together they form a unique fingerprint.

Cite this